2D and 3D based network on chip for a stream of data using label switching technique
| Author | |
|---|---|
| Keywords | |
| Abstract |
Universal interconnection networks are prime performance tailback for high performance SoCs (Systems-on-Chip). Since shrinking the size of the ICs (Integrated Circuits) is the main aim, NoC (Network-on-Chip), being a segmental and mountable design tactic is a propitious substitute to outmoded bus-mode architectures. NoC combined with 3D-Routers and label switching technique can guarantee low power consumption, QoS along with less latency. In the proposed work, 3D NoCs are proven to be more advantageous by achieving 39.9% reduction in Area, 1.7% reduction in Power Consumption, and 11.3% reduction in Memory usage. ©BEIESP. |
| Year of Publication |
2019
|
| Journal |
International Journal of Engineering and Advanced Technology
|
| Volume |
9
|
| Issue |
1
|
| Number of Pages |
418-423,
|
| Type of Article |
Article
|
| ISBN Number |
22498958 (ISSN)
|
| DOI |
10.35940/ijeat.A9407.109119
|
| Publisher |
Blue Eyes Intelligence Engineering and Sciences Publication
|
Journal Article
|
|
| Download citation | |
| Cits |
0
|
